Fault-Tolerant Design and Implementation of a 4-Bit Multiplier Using Hybrid Full Adders
PDF

Keywords

Gate diffusion input
hybrid full adder
selfchecking
fault tolerant.

How to Cite

[1]
R. K. Sivakumar, A. J. Senthilkumar, M. S. S. Kumar, and P. V. Ramesh, “Fault-Tolerant Design and Implementation of a 4-Bit Multiplier Using Hybrid Full Adders”, J. Comput. Eng., vol. 11, no. 4, Apr. 2022, Accessed: Apr. 13, 2026. [Online]. Available: https://journalofcomputerengineering.com/index.php/jce/article/view/1445

Abstract

—The fault tolerant system plays a crucial role in the critical applications which are being used in the present scenario. A fault may change the functionality of circuits. Aim of this paper is to design multiplier using fault tolerant hybrid full adder. Fault tolerant hybrid full adder is designed to check and repair any fault in the circuit using self-checking circuit and the self-repairing circuit. Further, the use of conventional logic circuits may result in more area, delay as well as power consumption. In order to reduce these parameters of the circuit, GDI (Gate Diffusion Input) techniques with less number of transistors are used compared to conventional full adder circuit. This reduces the area, delay and power consumption. The proposed method solves the major problems occurring in the most crucial and critical applications
PDF
Creative Commons License

This work is licensed under a Creative Commons Attribution 4.0 International License.

Copyright (c) 2022 R. K. Sivakumar, A. J. Senthilkumar, M. S. Sathish Kumar, P. V. Ramesh (Author)